A fast carry chain adder using Instantiation design entry on Virtex-5 FPGA
2016pp. 106–109
Citations Over Time
Abstract
This paper presents the fast carry chain adder using Instantiation design entry which facilitates the direct design of the components through exact placement of the individual blocks in FPGA. The basic n-bit adder is divided into n/3 number of ripple carry adders with carry inputs generated from separate carry generator. The carry generator is designed on LUT by using all the six inputs with 100% utilization. A 64 bit adder is designed and observed that the proposed scheme is 120.11% and 31.05% faster than the standard carry chain adder and DSP based adder respectively.
Related Papers
- → Carry-Select Adder(1962)388 cited
- → An improved 32-bit carry-lookahead adder with Conditional Carry-Selection(2009)8 cited
- Design of Area Efficient Modified Carry Select Adder(2012)
- → Some aspects related with the performability of the sequential multipliers units(2009)1 cited
- On fast carry select adders(1992)