Design Space Exploration with Evolutionary Multi-Objective Optimisation
Citations Over TimeTop 11% of 2007 papers
Abstract
High level synthesis is one of the next major steps to improve the hw/sw co-design process. The advantages of high level synthesis are two-fold. At first the level of abstraction is raised and secondly this allows for exploring the design space to a higher degree than on register transfer level. The design space can be explored by applying several kinds of source code transformations like loop unrolling and tree height reduction. Performing design space exploration manually leads to inefficient and inflexible mappings. This work describes the automated design space exploration for area timing trade-offs by utilising evolutionary multi-objective optimisation. Several performance improvements for genetic algorithms are introduced, which target a fast and accurate design space exploration. Finally, the performance of the proposed algorithm is evaluated.
Related Papers
- → HAPE: A high-level area-power estimation framework for FPGA-based accelerators(2018)18 cited
- → Lina: Timing-Constrained High-Level Synthesis Performance Estimator for Fast DSE(2019)9 cited
- → An Environment for Design Space Exploration Using gem5-McPAT(2016)3 cited
- → Improved Delay Estimation Model for Loop based DSP cores(2019)
- → High Level Synthesis Methodology for Exploring Loop Unrolling Factor and Functional Datapath(2018)