Modeling of electromigration in through-silicon-via based 3D IC
Citations Over TimeTop 10% of 2011 papers
Abstract
Electromigration (EM) is a critical problem for interconnect reliability of modern IC design, especially as the feature size becomes smaller. In 3D IC technology, the EM problem becomes more severe due to drastic dimension mismatches between metal wires, through-silicon-vias (TSVs), and landing pads. Meanwhile, the thermo-mechanical stress due to TSV can further interact with EM and shorten the lifetime of the structure. However, there is very little study on EM issues with respect to TSV for 3D ICs. In this paper, we perform detailed and systematic studies on: (1) EM lifetime modeling of TSV structure, (2) impact of TSV stress on EM lifetime of BEOL wires, and (3) EM-robust design guidelines for TSV-based 3D ICs. Our results show EM-induced lifetime of TSV structure and neighboring wire largely depend on the TSV-induced stress. Also, lifetime of a wire can vary significantly depending on the relative position with the nearby TSV.
Related Papers
- → Modeling of electromigration in through-silicon-via based 3D IC(2011)66 cited
- → Reliability evaluation for integrated circuit with defective interconnect under electromigration(2004)9 cited
- → Thermal analysis of four-layer 3D IC with TSVs based on face-to-back bonding(2011)5 cited
- → Through-Silicon-Via assignment for 3D ICs(2011)1 cited
- → Through-Silicon-Via stress 3D modeling and design(2010)4 cited